Designing at the transistor level, requires an intuitive understanding of the transistor operation for the particular technology for which you are designing, i.e. HP06, AMI C5N, etc. All of the examples in the text are for a $0.25 \mu \mathrm{~m}$ process with $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$. The HP06 process for which you are designing is a $0.6 \mu \mathrm{~m}$ process with $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$. Since the voltages scale like the lengths, we should expect to see velocity saturation. In this homework, you will see the effect of velocity saturation for yourself. You will find the parameters (Table 3-2) for the unified current model (Fig. 3-23) to fit our FETs. You will find the equivalent resistances, $\mathrm{R}_{\text {eq,n }}$ and $\mathrm{R}_{\text {eq,p }}$ (Eq. 3.43), for our FETs.

We will start by comparing the current voltage relations of two FETs with the same W/L ratios. FET 1 has $\mathrm{W} / \mathrm{L}=0.9 / 0.6$ and FET 2 has $\mathrm{W} / \mathrm{L}=13.5 / 9$. (All length units are in microns)

1. Set $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$. Calculate, plot, and save the numerical output (for later) for
(a) (NMOSFET) $I_{D}$ versus $V_{G S}(0-5 V)$ for both $\mathrm{W} / \mathrm{L}$ sizes.
(b) (PMOSFET) $\mathrm{I}_{\mathrm{S}}$ versus $\mathrm{V}_{\mathrm{SG}}(0-5 \mathrm{~V})$ for both $\mathrm{W} / \mathrm{L}$ sizes.

Turn in one plot each for (a) and (b). Plots should look like this.


Fig. 1. (a) Plot of NMOS $\mathrm{I}_{\mathrm{D}}$ vs. $\mathrm{V}_{\mathrm{GS}}$. (red) $\mathrm{W} / \mathrm{L}=0.9 / 0.6$. (orange) $\mathrm{W} / \mathrm{L}=$ 13.5/9. (b)The schematic to be used for comparison. Two different size transistors, with common $\mathrm{V}_{\mathrm{GS}}$ and $\mathrm{V}_{\mathrm{DS}}$, where $\mathrm{V}_{\mathrm{GS}}$ is swept.

Discuss why the two curves are different. Use mathematical equations whenever possible to make your point.
2. For a W/L $=0.9 / 0.6$ NMOS and PMOS do the following. For 5 different values $\{1 \mathrm{~V}, 2 \mathrm{~V}, 3 \mathrm{~V}$, $4 \mathrm{~V}, 5 \mathrm{~V}\}$ of $\mathrm{V}_{\mathrm{GS}}(\mathrm{NMOS})$ and $\mathrm{V}_{\mathrm{SG}}$ (PMOS), sweep $\mathrm{V}_{\mathrm{DS}}$ (NMOS) and $\mathrm{V}_{\mathrm{SD}}$ (PMOS) from $0-5 \mathrm{~V}$ in increments of 0.1 V . Turn in one plot for the PMOSFET and one plot for the NMOSFET. The plots should look like this.


Fig. 2. NMOSFET $I_{D}$ vs. $V_{D S}$ for $V_{G S}=\{1 V, 2 V, 3 V, 4 V, 5 V\}$.
Save the numerical data for later. You will fit to it using MATLAB to produce a figure like Fig. $3-25$ of the text. There are 2 ways that I know of to make the plot of Fig. 2. One way is to do 5 separate runs with 5 values of $\mathrm{V}_{\mathrm{GS}}$, keep the numerical output, and overlay the plots in MATLAB. Another way is to create a circuit like the one shown below where each FET has a different $\mathrm{V}_{\mathrm{GS}}$.


Fig. 3. Circuit used to create Fig. 2. The Source in the white circle is the common Vds which should be swept for the simulation
3. Using the data from problem 2 and the data generated in problem 1 for the $\mathrm{W} / \mathrm{L}=0.9 / 0.6$ devices, determine parameters for the unified model for your NMOSFET and PMOSFET. Create a table corresponding to Table 3-2.

A good place to start is with the Level 3 SPICE parameters found here
http://www.ee.ucr.edu/~rlake/EE135/t15d-params.doc
You can find values for VTO and KP. For $\mathrm{V}_{\mathrm{DSAT}}$, as a start, try multiplying the values in Table $3-2$ by 2 since that will make the electric fields in your device similar to those in the $0.25 \mu \mathrm{~m}$ device. $\lambda$ is simply the slope of the $I_{D}-V_{D S}$ curve in saturation. You can read GAMMA directly off from the Level 3 SPICE parameters.

If you have to emphasize one curve to fit very well, for NMOS fit the $\mathrm{I}_{\mathrm{D}}-\mathrm{V}_{\mathrm{DS}}$ curve with $\mathrm{V}_{\mathrm{GS}}=$ 5 V and for PMOS, fit the $\mathrm{I}_{\mathrm{S}}-\mathrm{V}_{\mathrm{SD}}$ curve with $\mathrm{V}_{\mathrm{SG}}=5 \mathrm{~V}$.

Once you have a good fit, proceed to 4.
4. Calculate $\mathrm{R}_{\text {eq, } \mathrm{n}}$ and $\mathrm{R}_{\mathrm{eq}, \mathrm{p}}$ for your FETs both numerically and analytically using your new model. For the analytical calculation, use Eq. (3.43). For the numerical calculation, simply average the 2 resistances as illustrated in Fig. 3-27b.

